

# DS25MB200 Dual 2.5 Gbps 2:1/1:2 CML Mux/Buffer with Transmit Pre-Emphasis and Receive Equalization

Check for Samples: DS25MB200

#### **FEATURES**

- 0.6-2.5 Gbps Low Jitter Operation
- Fixed Input Equalization
- Programmable Output Pre-Emphasis
- Independent Switch and Line Side Pre-Emphasis Controls
- Programmable Switch-Side Loopback Modes
- On-Chip Terminations
- . HBM ESD Rating 6 kV on All Pins
- +3.3V Supply
- Lead-Less WQFN-48 Package (7mm x 7mm x 0.8mm, 0.5mm Pitch)
- -40°C to +85°C Operating Temperature Range

#### **APPLICATIONS**

- Backplane or Cable Driver
- Redundancy and Signal Conditioning Applications

## **Functional Block Diagram**

#### DESCRIPTION

The DS25MB200 is a dual signal conditioning 2:1 multiplexer and 1:2 fan-out buffer designed for use in backplane redundancy applications. Signal conditioning features include input equalization and programmable output pre-emphasis that enable data communication in FR4 backplanes up to 2.5 Gbps. Each input stage has a fixed equalizer to reduce ISI distortion from board traces. All output drivers have 4 selectable steps of pre-emphasis to compensate for transmission losses from long FR4 backplanes and reduce deterministic jitter. The pre-emphasis levels can be independently controlled for the line-side and switch-side drivers. The internal loopback paths from switch-side input to switch-side output enable atspeed system testing. All receiver inputs are internally with 100Ω differential terminated terminating resistors. All drivers are internally terminated with 50Ω to  $V_{CC}$ .



All CML inputs and outputs must be AC coupled for optimal performance.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Simplified Block Diagram**





## **Connection Diagram**



Figure 1. 48 Pin (Top View) See Package Number NJU0048D

## PIN DESCRIPTIONS(1)

| Pin Name         | Pin Number                               | I/O <sup>(2)</sup> | Description                                                                                                                                                                         |  |  |  |
|------------------|------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LINE SIDE HIG    | NE SIDE HIGH SPEED DIFFERENTIAL IO's     |                    |                                                                                                                                                                                     |  |  |  |
| LI_0+<br>LI_0-   | 6<br>7                                   | I                  | Inverting and non-inverting differential inputs of port_0 at the line side. LI_0+ and LI_0- have an internal 50Ω connected to an internal reference voltage. See Figure 7.          |  |  |  |
| LO_0+<br>LO_0-   | 33<br>34                                 | 0                  | Inverting and non-inverting differential outputs of port_0 at the line side. LO_0+ and LO_0- have an internal 50Ω connected to V <sub>CC</sub> .                                    |  |  |  |
| LI_1+<br>LI_1-   | 30<br>31                                 | I                  | Inverting and non-inverting differential inputs of port_1 at the line side. LI_1+ and LI_1- have an internal 50Ω connected to an internal reference voltage. See Figure 7.          |  |  |  |
| LO_1+<br>LO_1-   | 9<br>10                                  | 0                  | Inverting and non-inverting differential outputs of port_1 at the line side. LO_1+ and LO_1- have an internal $50\Omega$ connected to $V_{CC}$ .                                    |  |  |  |
| SWITCH SIDE      | SWITCH SIDE HIGH SPEED DIFFERENTIAL IO's |                    |                                                                                                                                                                                     |  |  |  |
| SOA_0+<br>SOA_0- | 46<br>45                                 | 0                  | Inverting and non-inverting differential outputs of mux_0 at the switch_A side. SOA_0+ and SOA_0- have an internal $50\Omega$ connected to $V_{CC}$ .                               |  |  |  |
| SOB_0+<br>SOB_0- | 4<br>3                                   | 0                  | Inverting and non-inverting differential outputs of mux_0 at the switch_B side. SOB_0+ and SOB_0- have an internal $50\Omega$ connected to $V_{CC}$ .                               |  |  |  |
| SIA_0+<br>SIA_0- | 40<br>39                                 | I                  | Inverting and non-inverting differential inputs to the mux_0 at the switch_A side. SIA_0+ and SIA_0- have an internal 50Ω connected to an internal reference voltage. See Figure 7. |  |  |  |
| SIB_0+<br>SIB_0- | 43<br>42                                 | I                  | Inverting and non-inverting differential inputs to the mux_0 at the switch_B side. SIB_0+ and SIB_0- have an internal 50Ω connected to an internal reference voltage. See Figure 7. |  |  |  |

<sup>(1)</sup> All CML Inputs or Outputs must be AC coupled.

I = Input, O = Output, P = Power



## PIN DESCRIPTIONS<sup>(1)</sup> (continued)

| Din Name         | Pin Name   Pin Number   I/O <sup>(2)</sup>   Description |   |                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|------------------|----------------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                  |                                                          |   |                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| SOA_1+<br>SOA_1- | 22<br>21                                                 | 0 | Inverting and non-inverting differential outputs of mux_1 at the switch_A side. SOA_1+ and SOA_1- have an internal $50\Omega$ connected to $V_{CC}$ .                                                                                                                                                                             |  |  |  |  |
| SOB_1+<br>SOB_1- | 28<br>27                                                 | 0 | Inverting and non-inverting differential outputs of mux_1 at the switch_B side. SOB_1+ and SOB_1- have an internal $50\Omega$ connected to $V_{CC}$ .                                                                                                                                                                             |  |  |  |  |
| SIA_1+<br>SIA_1- | 16<br>15                                                 | 1 | Inverting and non-inverting differential inputs to the mux_1 at the switch_A side. SIA_1+ and SIA_1- have an internal $50\Omega$ connected to an internal reference voltage. See Figure 7.                                                                                                                                        |  |  |  |  |
| SIB_1+<br>SIB_1- | 19<br>18                                                 | ı | Inverting and non-inverting differential inputs to the mux_1 at the switch_B side. SIB_1+ and SIB_1- have an internal $50\Omega$ connected to an internal reference voltage. See Figure 7.                                                                                                                                        |  |  |  |  |
| CONTROL (3.      | 3V LVCMOS)                                               | • |                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| MUX_S0           | 37                                                       | I | A logic low at MUX_S0 selects mux_0 to switch B. MUX_S0 is internally pulled high. Default state for mux_0 is switch A.                                                                                                                                                                                                           |  |  |  |  |
| MUX_S1           | 13                                                       | I | A logic low at MUX_S1 selects mux_1 to switch B. MUX_S0 is internally pulled high. Default state for mux_1 is switch A.                                                                                                                                                                                                           |  |  |  |  |
| PREL_0<br>PREL_1 | 12<br>1                                                  | _ | PREL_0 and PREL_1 select the output pre-emphasis of the line side drivers (LO_0± and LO_1±). PREL_0 and PREL_1 are internally pulled high. See Table 3 for line side pre-emphasis levels.                                                                                                                                         |  |  |  |  |
| PRES_0<br>PRES_1 | 36<br>25                                                 | I | PRES_0 and PRES_1 select the output pre-emphasis of the switch side drivers (SOA_0±, SOB_0±, SOA_1± and SOB_1±). PRES_0 and PRES_1 are internally pulled high. See Table 4 for switch side pre-emphasis levels.                                                                                                                   |  |  |  |  |
| LB0A             | 47                                                       | _ | A logic low at LB0A enables the internal loopback path from SIA_0± to SOA_0±. LB0A is internally pulled high.                                                                                                                                                                                                                     |  |  |  |  |
| LB0B             | 48                                                       | I | A logic low at LB0B enables the internal loopback path from SIB_0± to SOB_0±. LB0B is internally pulled high.                                                                                                                                                                                                                     |  |  |  |  |
| LB1A             | 23                                                       | I | A logic low at LB1A enables the internal loopback path from SIA_1± to SOA_1±. LB1A is internally pulled high.                                                                                                                                                                                                                     |  |  |  |  |
| LB1B             | 24                                                       | I | A logic low at LB1B enables the internal loopback path from SIB_1± to SOB_1±. LB1B is internally pulled high.                                                                                                                                                                                                                     |  |  |  |  |
| RSV              | 26                                                       | I | Reserve pin to support factory testing. This pin can be left open, or tied to GND, or tied to GND through an external pull-down resistor.                                                                                                                                                                                         |  |  |  |  |
| POWER            |                                                          |   |                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Vcc              | 2, 8, 14, 20,<br>29, 35, 38,<br>44                       | Р | $V_{CC}$ = 3.3V ± 5%. Each $V_{CC}$ pin should be connected to the $V_{CC}$ plane through a low inductance path, typically with a via located as close as possible to the landing pad of the $V_{CC}$ pin. It is recommended to have a 0.01 μF or 0.1 μF, X7R, size-0402 bypass capacitor from each $V_{CC}$ pin to ground plane. |  |  |  |  |
| GND              | 5, 11, 17, 32,<br>41                                     | Р | Ground reference. Each ground pin should be connected to the ground plane through a low inductance path, typically with a via located as close as possible to the landing pad of the GND pin.                                                                                                                                     |  |  |  |  |
| GND              | DAP                                                      | Р | Die Attach Pad (DAP) is the metal contact at the bottom side, located at the center of the WQFN-48 package. It should be connected to the GND plane with at least 4 via to lower the ground impedance and improve the thermal performance of the package.                                                                         |  |  |  |  |

#### **Functional Description**

The DS25MB200 is a signal conditioning 2:1 multiplexer and a 1:2 buffer designed to support port redundancy up to 2.5 Gbps. The high speed inputs are self-biased to about 1.3V and are designed for AC coupling. See Figure 7 for details. The inputs are compatible to most AC coupling differential signals such as LVDS, LVPECL and CML. The DS25MB200 is not designed to operate with data rates below 250 Mbps or with a DC bias applied to the CML inputs or outputs. Most high speed links are encoded for DC balance and have been defined to include AC coupling capacitors allowing the DS25MB200 to be directly inserted into the datapath without any limitation. The ideal AC coupling capacitor value is often based on the lowest frequency component embedded within the serial link. A typical AC coupling capacitor value ranges between 100 and 1000nF. Some specifications with scrambled data may require a larger capacitor for optimal performance. To reduce unwanted parasitics around and within the AC coupling capacitor, a body size of 0402 is recommended. Figure 6 shows the AC coupling capacitor placement in an AC test circuit.



Each input stage has a fixed equalizer that provides equalization to compensate about 5 dB of transmission loss from a short backplane trace (about 10 inches backplane). The output driver has Pre-emphasis (driver-side equalization) to compensate the transmission loss of the backplane that it is driving. The driver conditions the output signal such that the lower frequency and higher frequency pulses reach approximately the same amplitude at the end of the backplane, and minimize the deterministic jitter caused by the amplitude disparity. The DS25MB200 provides four steps of user-selectable Pre-emphasis ranging from 0, -3, -6 and –9 dB to handle different lengths of backplane. Figure 2 shows a driver Pre-emphasis waveform. The Pre-emphasis duration is 188ps nominal, corresponds to 0.47 bit-width at 2.5 Gbps. The Pre-emphasis levels of switch-side and line-side can be individually programmed.

#### Table 1. LOGIC TABLE FOR MULTIPLEX CONTROLS

| MUX_S0      | Mux Function                                |  |
|-------------|---------------------------------------------|--|
| 0           | MUX_0 select switch_B input, SIB_0±.        |  |
| 1 (default) | MUX_0 select switch_A input, SIA_0±.        |  |
| MUX_S1      | Mux Function                                |  |
| 0           | MUX_1 select switch_B input, SIB_1±.        |  |
| 1 (default) | fault) MUX_1 select switch_A input, SIA_0±. |  |

#### Table 2. LOGIC TABLE FOR LOOPBACK CONTROLS

| LB0A        | Loopback Function                      |  |  |
|-------------|----------------------------------------|--|--|
| 0           | Enable loopback from SIA_0± to SOA_0±. |  |  |
| 1 (default) | Normal mode. Loopback disabled.        |  |  |
| LB0B        | Loopback Function                      |  |  |
| 0           | Enable loopback from SIB_0± to SOB_0±. |  |  |
| 1 (default) | Normal mode. Loopback disabled.        |  |  |
| LB1A        | Loopback Function                      |  |  |
| 0           | Enable loopback from SIA_1± to SOA_1±. |  |  |
| 1 (default) | Normal mode. Loopback disabled.        |  |  |
| LB1B        | Loopback Function                      |  |  |
| 0           | Enable loopback from SIB_1± to SOB_1±. |  |  |
| 1 (default) | Normal mode. Loopback disabled.        |  |  |

#### Table 3. LINE-SIDE PRE-EMPHASIS CONTROLS

| PreL_[1:0]    | Pre-Emphasis Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub> (VODPE) | Pre-Emphasis in dB<br>(VODPE/VODB) | Typical FR4 board trace |
|---------------|-----------------------------------------------|-----------------------------------------------|------------------------------------|-------------------------|
| 0 0           | 1200                                          | 1200                                          | 0                                  | 10 inches               |
| 0 1           | 1200                                          | 849.53                                        | -3                                 | 20 inches               |
| 1 0           | 1200                                          | 600                                           | -6                                 | 30 inches               |
| 1 1 (default) | 1200                                          | 425.78                                        | -9                                 | 40 inches               |

#### Table 4. SWITCH-SIDE PRE-EMPHASIS CONTROLS

| PreS_[1:0]    | Pre-Emphasis Level in mV <sub>PP</sub> (VODB) | De-Emphasis Level in mV <sub>PP</sub> (VODPE) | Pre-Emphasis in dB<br>(VODPE/VODB) | Typical FR4 board trace |
|---------------|-----------------------------------------------|-----------------------------------------------|------------------------------------|-------------------------|
| 0 0           | 1200                                          | 1200                                          | 0                                  | 10 inches               |
| 0 1           | 1200                                          | 849.53                                        | -3                                 | 20 inches               |
| 1 0           | 1200                                          | 600                                           | -6                                 | 30 inches               |
| 1 1 (default) | 1200                                          | 425.78                                        | -9                                 | 40 inches               |

Product Folder Links: DS25MB200





Figure 2. Driver Pre-Emphasis Differential Waveform (showing all 4 pre-emphasis steps)



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings**(1)(2)

| Supply Voltage (V <sub>CC</sub> )          |                  | -0.3V to 4V                      |
|--------------------------------------------|------------------|----------------------------------|
| CMOS/TTL Input Voltage                     |                  | -0.3V to (V <sub>CC</sub> +0.3V) |
| CML Input/Output Voltage                   |                  | -0.3V to (V <sub>CC</sub> +0.3V) |
| Junction Temperature                       |                  | +150°C                           |
| Storage Temperature                        |                  | −65°C to +150°C                  |
| Lead Temperature                           | Soldering, 4 sec | +260°C                           |
| Thermal Resistance, θ <sub>JA</sub>        |                  | 33.7°C/W                         |
| Thermal Resistance, θ <sub>JC-top</sub>    |                  | 20.7°C/W                         |
| Thermal Resistance, θ <sub>JC-bottom</sub> |                  | 5.8°C/W                          |
| Thermal Resistance, Φ <sub>JB</sub>        |                  | 18.2°C/W                         |
| ESD Rating HBM, 1.5 kΩ, 100 pF             |                  | 6 kV                             |
|                                            |                  |                                  |

<sup>(1)</sup> Absolute Maximum Ratings are the ratings beyond which the safety of the device cannot be ensured. They are not meant to imply that the device should be operated at these limits.

## **Recommended Operating Ratings**

|                                         | Min   | Тур | Max   | Units     |
|-----------------------------------------|-------|-----|-------|-----------|
| Supply Voltage (V <sub>CC</sub> -GND)   | 3.135 | 3.3 | 3.465 | V         |
| Supply Noise Amplitude (10 Hz to 2 GHz) |       |     | 50    | $mV_{PP}$ |
| Ambient Temperature                     | -40   |     | 85    | °C        |
| Case Temperature                        |       |     | 100   | °C        |

<sup>2)</sup> If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.



# **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                    | Parameter                                                    | Test Conditions                                                                                                                                                                                                                                              | Min        | Typ <sup>(1)</sup>  | Max                  | Units                             |
|--------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------|----------------------|-----------------------------------|
| LVCMOS             | DC SPECIFICATIONS                                            |                                                                                                                                                                                                                                                              |            |                     |                      |                                   |
| $V_{IH}$           | High Level Input<br>Voltage                                  |                                                                                                                                                                                                                                                              | 2.0        |                     | V <sub>CC</sub> +0.3 | V                                 |
| $V_{IL}$           | Low Level Input<br>Voltage                                   |                                                                                                                                                                                                                                                              | -0.3       |                     | 0.8                  | V                                 |
| I <sub>IH</sub>    | High Level Input<br>Current                                  | $V_{IN} = V_{CC}$                                                                                                                                                                                                                                            | -10        |                     | 10                   | μΑ                                |
| I <sub>IL</sub>    | Low Level Input<br>Current                                   | V <sub>IN</sub> = GND                                                                                                                                                                                                                                        | 75         | 94                  | 124                  | μΑ                                |
| R <sub>PU</sub>    | Pull-High Resistance                                         |                                                                                                                                                                                                                                                              |            | 35                  |                      | kΩ                                |
| RECEIVE            | R SPECIFICATIONS                                             |                                                                                                                                                                                                                                                              |            |                     |                      |                                   |
| $V_{\text{ID}}$    | Differential Input<br>Voltage Range                          | AC Coupled Differential Signal<br>Below 1.25 Gbps<br>Above 1.25 Gbps<br>Measured at input pins.                                                                                                                                                              | 100<br>100 |                     | 1750<br>1560         | ${\sf mV_{P-P}}$ ${\sf mV_{P-P}}$ |
| V <sub>ICM</sub>   | Common Mode Voltage at Receiver Inputs                       | Measured at receiver inputs reference to ground.                                                                                                                                                                                                             |            | 1.5                 |                      | V                                 |
| R <sub>ITD</sub>   | Input Differential Termination                               | On-chip differential termination between IN+ or IN                                                                                                                                                                                                           | 84         | 100                 | 116                  | Ω                                 |
| DRIVER S           | PECIFICATIONS                                                |                                                                                                                                                                                                                                                              |            |                     |                      |                                   |
| VODB               | Output Differential<br>Voltage Swing without<br>Pre-Emphasis | R <sub>L</sub> = 100Ω ±1% PRES_1=PRES_0=0 PREL_1=PREL_0=0 Driver pre-emphasis disabled. Running K28.7 pattern at 2.5 Gbps. See Figure 6 for test circuit.                                                                                                    | 1000       | 1200                | 1400                 | $mV_{P-P}$                        |
| V <sub>PE</sub>    | Output Pre-Emphasis<br>Voltage Ratio<br>20*log(VODPE/VODB)   | R <sub>L</sub> = 100Ω ±1% Running K28.7 pattern at 2.5 Gbps PREx_[1:0]=00 PREx_[1:0]=01 PREx_[1:0]=10 PREx_[1:0]=11 x=S for switch side pre-emphasis control x=L for line side pre-emphasis control See Figure 2 on waveform. See Figure 6 for test circuit. |            | 0<br>-3<br>-6<br>-9 |                      | dB<br>dB<br>dB<br>dB              |
| t <sub>PE</sub>    | Pre-Emphasis Width                                           | Tested at -9 dB pre-emphasis level, PREx[1:0]=11 x=S for switch side pre-emphasis control x=L for line side pre-emphasis control See Figure 5 on measurement condition.                                                                                      | 125        | 188                 | 400                  | ps                                |
| R <sub>OTSE</sub>  | Output Termination                                           | On-chip termination from OUT+ or OUT- to V <sub>CC</sub>                                                                                                                                                                                                     | 42         | 50                  | 58                   | Ω                                 |
| R <sub>OTD</sub>   | Output Differential Termination                              | On-chip differential termination between OUT+ and OUT-                                                                                                                                                                                                       |            | 100                 |                      | Ω                                 |
| ΔR <sub>OTSE</sub> | Mis-Match in Output<br>Termination Resistors                 | Mis-match in output terminations at OUT+ and OUT-                                                                                                                                                                                                            |            |                     | 5                    | %                                 |
| V <sub>OCM</sub>   | Output Common Mode<br>Voltage                                |                                                                                                                                                                                                                                                              | 2.4        |                     | 2.9                  | V                                 |
| POWER D            | DISSIPATION                                                  |                                                                                                                                                                                                                                                              |            |                     |                      |                                   |
| $P_D$              | Power Dissipation                                            | $V_{DD}$ = 3.465V<br>All outputs terminated by 100Ω ±1%.<br>PREL_[1:0]=0, PRES_[1:0]=0<br>Running PRBS 2 <sup>7</sup> -1 pattern at 2.5 Gbps                                                                                                                 |            |                     | 1                    | W                                 |

<sup>(1)</sup> Typical parameters measured at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C. They are for reference purposes and are not production-tested.



#### **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | Parameter                                     | Test Conditions                                                                                                                                            | Min | Typ <sup>(1)</sup> | Max    | Units          |
|-------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------|----------------|
| AC CHAR           | ACTERISTICS                                   |                                                                                                                                                            |     |                    |        |                |
| t <sub>R</sub>    | Differential Low to High Transition Time      | Measured with a clock-like pattern at 100 MHz, between 20% and 80% of the differential output                                                              |     | 80                 |        | ps             |
| t <sub>F</sub>    | Differential High to Low<br>Transition Time   | voltage. Pre-emphasis disabled. Transition time is measured with fixture as shown in Figure 6, adjusted to reflect the transition time at the output pins. |     | 80                 |        | ps             |
| t <sub>PLH</sub>  | Differential Low to High<br>Propagation Delay | Measured at 50% differential voltage from input to output.                                                                                                 |     | 0.5                | 2      | ns             |
| t <sub>PHL</sub>  | Differential High to Low Propagation Delay    |                                                                                                                                                            |     | 0.5                | 2      | ns             |
| t <sub>SKP</sub>  | Pulse Skew                                    | t <sub>PHL</sub> -t <sub>PLH</sub>                                                                                                                         |     |                    | 20     | ps             |
| t <sub>SKO</sub>  | Output Skew <sup>(2)</sup>                    | Difference in propagation delay between two outputs in the same device.                                                                                    |     |                    | 200    | ps             |
| t <sub>SKPP</sub> | Part-to-Part Skew                             | Difference in propagation delay between the same output from devices operating under identical conditions.                                                 |     |                    | 500    | ps             |
| t <sub>SM</sub>   | Mux Switch Time                               | Measured from $V_{IH}$ or $V_{IL}$ of the mux-control or loopback control to 50% of the valid differential output.                                         |     | 1.8                | 6      | ns             |
| RJ                | Device Random<br>Jitter <sup>(3)</sup>        | See Figure 6 for test circuit. Alternating-1-0 pattern. Pre-emphasis disabled. At 1.25 Gbps At 2.5 Gbps                                                    |     |                    | 2<br>2 | psrms<br>psrms |
| DJ                | Device Deterministic<br>Jitter <sup>(4)</sup> | See Figure 6 for test circuit. Pre-emphasis disabled. Between 0.8 and 2.5 Gbps with PRBS7 pattern for DS25MB200 @ -40°C to 85°C                            |     |                    | 30     | pspp           |
| DR <sub>MAX</sub> | Maximum Data Rate                             | Tested with alternating 1-0 pattern <sup>(5)</sup>                                                                                                         | 2.5 |                    |        | Gbps           |
| DR <sub>MIN</sub> | Minimum Data Rate                             |                                                                                                                                                            |     |                    | 0.6    | Gbps           |

- (2) t<sub>SKO</sub> is the magnitude difference in the propagation delays among data paths between switch A and switch B of the same port and similar data paths between port 0 and port 1. An example is the output skew among data paths from SIA\_0± to LO\_0±, SIB\_0± to LO\_0±, SIA\_1± to LO\_1± and SIB\_1± to LO\_1±. Another example is the output skew among data paths from LI\_0± to SOA\_0±, LI\_0± to SOB\_0±, LI\_1± to SOA\_1± and LI\_1± to SOB\_1±. t<sub>SKO</sub> also refers to the delay skew of the loopback paths of the same port and between similar data paths between port 0 and port 1. An example is the output skew among data paths SIA\_0± to SOA\_0±, SIB\_0± to SOB\_0±, SIA\_1± to SOA\_1± and SIB\_1± to SOB\_1±.
- (3) Device output random jitter is a measurement of the random jitter contribution from the device. It is derived by the equation sqrt(RJ<sub>OUT</sub><sup>2</sup>–RJ<sub>IN</sub><sup>2</sup>), where RJ<sub>OUT</sub> is the random jitter measured at the output of the device in psrms, RJ<sub>IN</sub> is the random jitter of the pattern generator driving the device.
- (4) Device output deterministic jitter is a measurement of the deterministic jitter contribution from the device. It is derived by the equation (DJ<sub>OUT</sub>–DJ<sub>IN</sub>), where DJ<sub>OUT</sub> is the peak-to-peak deterministic jitter measured at the output of the device in pspp, DJ<sub>IN</sub> is the peak-to-peak deterministic jitter of the pattern generator driving the device.
- (5) For operation under 1 Gbps, encoded data transmission is recommended (i.e. 8b10b).



## **Timing Diagrams**



Figure 3. Driver Output Transition Time



Figure 4. Propagation Delay from Input to Output



Figure 5. Test Condition for Output Pre-Emphasis Duration



Figure 6. AC Test Circuit





Figure 7. Receiver Input Termination and Biasing Circuit

#### **APPLICATION INFORMATION**

The DS25MB200 input equalizer provides equalization to compensate about 5 dB of transmission loss from a short backplane transmission line. For characterization purposes, a 25-inch FR4 coupled micro-strip board trace is used in place of the short backplane link. The 25-inch microstrip board trace has approximately 5 dB of attenuation between 375 MHz and 1.875 GHz, representing closely the transmission loss of the short backplane transmission line. The 25-inch microstrip is connected between the pattern generator and the differential inputs of the DS25MB200 for AC measurements.

| Trace Length | Finished Trace<br>Width W | Separation between<br>Traces | Dielectric Height H | Dielectric Constant ε <sub>R</sub> | Loss Tangent |
|--------------|---------------------------|------------------------------|---------------------|------------------------------------|--------------|
| 25 inches    | 8.5 mil                   | 11.5 mil                     | 6 mil               | 3.8                                | 0.022        |



Figure 8. Application Diagram (showing data paths of port 0)



## **REVISION HISTORY**

| Cł | Changes from Revision F (April 2013) to Revision G |  |    |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 10 |  |  |  |



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                   |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| DS25MB200TSQ/NOPB | ACTIVE | WQFN         | NJU                | 48   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | 25MB200              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Nov-2021

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS25MB200TSQ/NOPB | WQFN            | NJU                | 48 | 250 | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Nov-2021



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| DS25MB200TSQ/NOPB | WQFN         | NJU             | 48   | 250 | 208.0       | 191.0      | 35.0        |  |





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated