SN74LV1T00 Single Power Supply 2-Input Positive NAND Gate CMOS Logic Level Shifter







# **Features**

- Single-Supply Voltage Translator at 5.0/3.3/2.5/1.8V V<sub>CC</sub>
- Operating Range of 1.8V to 5.5V
- **Up Translation** 
  - 1.2V<sup>(1)</sup> to 1.8V at 1.8V V<sub>CC</sub>
  - 1.5V<sup>(1)</sup> to 2.5V at 2.5V V<sub>CC</sub>
  - 1.8V<sup>(1)</sup> to 3.3V at 3.3V V<sub>CC</sub>
  - 3.3V to 5.0V at 5.0V V<sub>CC</sub>
- **Down Translation** 
  - 3.3V to 1.8V at 1.8V V<sub>CC</sub>
  - 3.3V to 2.5V at 2.5V V<sub>CC</sub>
  - 5.0V to 3.3V at 3.3V V<sub>CC</sub>
- Logic Output is Referenced to V<sub>CC</sub>
- **Output Drive** 
  - 8mA Output Drive at 5V
  - 7mA Output Drive at 3.3V
  - 3mA Output Drive at 1.8V
- Characterized up to 50MHz at 3.3V V<sub>CC</sub>
- 5V Tolerance on Input Pins
- -40°C to 125°C Operating Temperature Range
- Pb-Free Packages Available: SC-70 (DCK)
  - $-2 \times 2.1 \times 0.65$  mm
- Latch-Up Performance Exceeds 250mA Per JESD 17
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- Supports Standard Logic Pinouts
- CMOS Output B Compatible with AUP1G and LVC1G Families
- Refer to the  $V_{IH}/V_{IL}$  and output drive for lower  $V_{CC}$  condition.

### 2 Applications

- Industrial controllers
- Telecom
- Portable applications
- Servers
- PC and notebooks
- Automotive

## 3 Description

SN74LV1T00 is a low voltage CMOS gate logic that operates at a wider voltage range for industrial, portable, telecom, and automotive applications. The output level is referenced to the supply voltage and is able to support 1.8V/2.5V/3.3V/5V CMOS levels.

The input is designed with a lower threshold circuit to match 1.8V input logic at  $V_{CC} = 3.3V$  and can be used in 1.8V to 3.3V level up translation. In addition, the 5V tolerant input pins enable down translation (e.g. 3.3V to 2.5V output at  $V_{CC}$  = 2.5V). The wide  $V_{CC}$ range of 1.8V to 5.5V allows generation of desired output levels to connect to controllers or processors.

The SN74LV1T00 is designed with current-drive capability of 8 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs.

#### **Device Information**

| ORDER NUMBER   | PACKAGE    | BODY SIZE       |
|----------------|------------|-----------------|
| SN74LV1T00DBVR | SOT-23 (5) | 2,90mm x 1,60mm |
| SN74LV1T00DCKR | SC70 (5)   | 2,00mm x 1,25mm |

#### DCK or DBV PACKAGE (TOP VIEW)





## **Table of Contents**

| 1 | Features 1                             |   | 4.6 OPERATING CHARACTERISTICS        | 7 |
|---|----------------------------------------|---|--------------------------------------|---|
| 2 | Applications 1                         | 5 | Parameter Measurement Information    | 8 |
|   | Description 1                          |   | 5.1 More Product Selection           | 8 |
|   | Revision History 2                     | 6 | Device and Documentation Support     | 9 |
|   | 4.1 Typical Design Examples5           |   | 6.1 Trademarks                       | 9 |
|   | 4.2 Absolute Maximum Ratings 5         |   | 6.2 Electrostatic Discharge Caution  | 9 |
|   | 4.3 Recommended Operating Conditions 6 |   | 6.3 Glossary                         | 9 |
|   | 4.4 Electrical Characteristics 6       | 7 | Mechanical, Packaging, and Orderable |   |
|   | 4.5 Switching Characteristics          |   | Information                          | 9 |
|   |                                        |   |                                      |   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (September 2013) to Revision A                                                 |      |  |
|------------------------------------------------------------------------------------------------------|------|--|
| Updated V <sub>CC</sub> values for V <sub>IH</sub> parameter in the ELECTRICAL CHARACTERISTICS table | 6    |  |
| Changes from Revision A (September 2013) to Revision B                                               | Page |  |
| Updated document formatting.                                                                         | 1    |  |



### **Function Table**

| INF<br>(Lower Le     | OUTPUT<br>(V <sub>CC</sub> CMOS) |   |
|----------------------|----------------------------------|---|
| Α                    | В                                | Υ |
| Н                    | Н                                | L |
| L                    | X                                | Н |
| X                    | L                                | Н |
|                      | SUPPLY V <sub>CC</sub> = 3.3V    |   |
| Α                    | В                                | Υ |
| V <sub>IH</sub> (min | V <sub>OH</sub> (min) = 2.9 V    |   |
| V <sub>IL</sub> (max | $V_{OL}(max) = 0.2 V$            |   |



Figure 1. Logic Diagram (NAND Gate)



Figure 2. Excellent Signal Integrity (1.8V to 3.3V at 3.3V  $V_{\text{CC}}$ )





Figure 3. Excellent Signal Integrity (3.3V to 3.3V at 3.3V V<sub>CC</sub>)



Figure 4. Excellent Signal Integrity (3.3V to 1.8V at 1.8V V<sub>CC</sub>)



#### 4.1 Typical Design Examples



Figure 5. Switching Thresholds for 1.8-V to 3.3-V Translation

### 4.2 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                  |                                                     | MIN  | MAX            | UNIT |
|------------------|------------------------------------------------------------------|-----------------------------------------------------|------|----------------|------|
| $V_{CC}$         | Supply voltage range                                             |                                                     | -0.5 | 7.0            | V    |
| $V_{I}$          | Input voltage range (2)                                          |                                                     | -0.5 | 7.0            | V    |
| V                | Voltage range applied to any                                     | output in the high-impedance or power-off state (2) | -0.5 | 4.6            | V    |
| Vo               | Voltage range applied to any output in the high or low state (2) |                                                     |      | $V_{CC} + 0.5$ | V    |
| $I_{IK}$         | Input clamp current                                              | V <sub>I</sub> < 0                                  |      | -20            | mA   |
| I <sub>OK</sub>  | Output clamp current                                             | $V_O < 0$ or $V_O > V_{CC}$                         |      | ±20            | mA   |
| Io               | Continuous output current                                        |                                                     |      | ±25            | mA   |
|                  | Continuous current through                                       | /CC or GND                                          |      | ±50            | mA   |
|                  | Package thermal impedance (3)                                    | DBV package                                         |      | 206            |      |
| $\theta_{JA}$    | impedance <sup>(3)</sup>                                         | DCK package                                         |      | 252            | °C/W |
| T <sub>stg</sub> | Storage temperature range                                        | ·                                                   | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Product Folder Links: SN74LV1T00

corporated Submit Documentation Feedback

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



## 4.3 Recommended Operating Conditions<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 | <u> </u>                           |                                 | MIN | MAX             | UNIT |
|-----------------|------------------------------------|---------------------------------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                 | 1.6 | 5.5             | V    |
| $V_{I}$         | Input voltage                      |                                 | 0   | 5.5             | V    |
| Vo              | Output voltage                     |                                 | 0   | V <sub>CC</sub> | V    |
|                 |                                    | V <sub>CC</sub> = 1.8 V         |     | -3              |      |
|                 | High lavel autout augreent         | V <sub>CC</sub> = 2.5 V         |     | <b>-</b> 5      | A    |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 3.3 V         |     | -7              | mA   |
|                 |                                    | V <sub>CC</sub> = 5.0 V         |     | -8              |      |
|                 |                                    | V <sub>CC</sub> = 1.8 V         |     | 3               |      |
|                 |                                    | V <sub>CC</sub> = 2.5 V         |     | 5               | 1    |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 3.3 V         |     | 7               | mA   |
|                 |                                    | V <sub>CC</sub> = 5.0 V         |     | 8               |      |
|                 |                                    | V <sub>CC</sub> = 1.8 V         |     | 20              |      |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V or 2.5V |     | 20              | ns/V |
|                 |                                    | V <sub>CC</sub> = 5.0 V         |     | 20              |      |
| T <sub>A</sub>  | Operating free-air temperature     |                                 | -40 | 125             | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### 4.4 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                 | DADAMETED        |                            | ,,                                                                                     | T <sub>A</sub> =      | : 25°C  | $T_A = -40^{\circ}C$ to | 125°C |                       |
|-----------------|------------------|----------------------------|----------------------------------------------------------------------------------------|-----------------------|---------|-------------------------|-------|-----------------------|
| PARAMETER       |                  | TEST CONDITIONS            | V <sub>cc</sub>                                                                        | MIN                   | TYP MAX | MIN                     | MAX   | UNIT                  |
|                 |                  |                            | V <sub>CC</sub> = 1.65 V to 1.8 V                                                      | 0.94                  |         | 1.0                     |       |                       |
|                 |                  |                            | V <sub>CC</sub> = 2.0 V                                                                | 1.02                  |         | 1.03                    |       | V                     |
|                 |                  |                            | $V_{CC} = 2.25 \text{ V to } 2.5 \text{ V}$                                            | 1.135                 |         | 1.18                    |       |                       |
| .,              | High-level input |                            | V <sub>CC</sub> = 2.75 V                                                               | 1.21                  |         | 1.23                    |       |                       |
| $V_{IH}$        | voltage          |                            | V <sub>CC</sub> = 3 V to 3.3 V                                                         | 1.35                  |         | 1.37                    |       | v                     |
|                 |                  |                            | V <sub>CC</sub> = 3.6 V                                                                | 1.47                  |         | 1.48                    |       |                       |
|                 |                  |                            | V <sub>CC</sub> = 4.5 V to 5.0 V                                                       | 2.02                  |         | 2.03                    |       |                       |
|                 |                  |                            | $V_{CC} = 4.5 \text{ V to } 5.0 \text{ V}$ 2.02 2.03 $V_{CC} = 5.5 \text{ V}$ 2.1 2.11 |                       |         |                         |       |                       |
|                 |                  |                            | V <sub>CC</sub> = 1.65 V to 2.0 V                                                      |                       | 0.58    |                         | 0.55  |                       |
| V <sub>IL</sub> | Low-level input  |                            | $V_{CC}$ = 2.25 V to 2.75 V                                                            |                       | 0.75    |                         | 0.71  | .65 V                 |
| VIL             | voltage          |                            | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$                                               |                       | 8.0     |                         | 0.65  |                       |
|                 |                  |                            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                             |                       | 0.8     |                         | 0.8   |                       |
|                 |                  | $I_{OH} = -20 \mu A$       | 1.65 V to 5.5 V                                                                        | V <sub>CC</sub> - 0.1 |         | $V_{CC} - 0.1$          |       | V                     |
|                 |                  | I <sub>OH</sub> = -2.0 mA  | 1.65 V                                                                                 | 1.28                  |         | 1.21                    |       | 55<br>71<br>65<br>0.8 |
|                 |                  | 10H = -2.0 IIIA            | 1.8V                                                                                   | 1.5                   |         | 1.45                    |       |                       |
|                 |                  | $I_{OH} = -2.3 \text{ mA}$ | 2.3V                                                                                   | 2                     |         | 2                       |       |                       |
|                 |                  | $I_{OH} = -3 \text{ mA}$   | 2.3V                                                                                   | 2                     |         | 1.93                    |       |                       |
| V <sub>OH</sub> |                  | $I_{OH} = -3 \text{ mA}$   | 2.5V                                                                                   | 2.25                  |         | 2.15                    |       | V                     |
| VOH             |                  | $I_{OH} = -3.0 \text{ mA}$ | 3.0 V                                                                                  | 2.78                  |         | 2.7                     |       |                       |
|                 |                  | $I_{OH} = -5.5 \text{ mA}$ | 3.0 V                                                                                  | 2.6                   |         | 2.49                    |       | V                     |
|                 |                  | $I_{OH} = -5.5 \text{ mA}$ | 3.3 V                                                                                  | 2.9                   |         | 2.8                     |       |                       |
|                 |                  | $I_{OH} = -4 \text{ mA}$   | 4.5 V                                                                                  | 4.2                   |         | 4.1                     |       |                       |
|                 |                  | $I_{OH} = -8 \text{ mA}$   | 4.0 V                                                                                  | 4.1                   |         | 3.95                    |       | V                     |
|                 |                  | $I_{OH} = -8 \text{ mA}$   | 5.0 V                                                                                  | 4.6                   |         | 4.5                     |       |                       |

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER              | TEST CONDITIONS                                                      | y v                         | T <sub>A</sub> = 25°C | T <sub>A</sub> = -40°C to 125°C | UNIT |
|------------------------|----------------------------------------------------------------------|-----------------------------|-----------------------|---------------------------------|------|
| PARAMETER              | 1EST CONDITIONS                                                      | V <sub>cc</sub>             | MIN TYP MAX           | MIN MAX                         | UNII |
|                        | I <sub>OL</sub> = 20 μA                                              | 1.65 V to 5.5 V             | 0.4                   | 0.1                             |      |
|                        | I <sub>OL</sub> = 1.9 mA                                             | 1.65 V                      | 0.2                   | 0.25                            |      |
|                        | I <sub>OH</sub> = 2.3 mA                                             | 2.3V                        | 0.4                   | 0.15                            |      |
| V                      | I <sub>OH</sub> = 3 mA                                               | 2.3V                        | 0.15                  | 0.2                             |      |
| V <sub>OL</sub>        | $I_{OL} = 3 \text{ mA}$                                              | 3.0 V                       | 0.4                   | 0.15                            | 2 V  |
|                        | I <sub>OL</sub> = 5.5 mA                                             | 3.0 V                       | 0.2                   | 0.252                           |      |
|                        | I <sub>OL</sub> = 4 mA                                               | 4.5 V                       | 0.15                  | 0.2                             |      |
|                        | I <sub>OL</sub> = 8 mA                                               | 4.5 V                       | 0.3                   | 0.35                            |      |
| I <sub>I</sub> A input | $V_I = 0 \text{ V or } V_{CC}$                                       | 0V, 1.8V, 2.5V, 3.3V, 5.5 V | 0.12                  | ±1                              | μΑ   |
|                        |                                                                      | 5.0 V                       | 1                     | 10                              |      |
|                        | $V_I = 0 \text{ V or } V_{CC}$                                       | 3.3 V                       | 1                     | 10                              |      |
| I <sub>cc</sub>        | I <sub>O</sub> = 0; open on loading                                  | 2.5 V                       | 1                     | 10                              | μA   |
|                        |                                                                      | 1.8V                        | 1                     | 10                              |      |
|                        | One input at 0.3V or 3.4V, Other inputs at 0 or $V_{CC}$ , $I_O = 0$ | 5.5 V                       | 1.35                  | 5 1.5                           | mA   |
| Δlcc                   | One input at 0.3V or 1.1V Other inputs at 0 or $V_{CC}$ , $I_0 = 0$  | 1.8V                        | 10                    | 10                              | μA   |
| C <sub>i</sub>         | V <sub>I</sub> = VCC or GND                                          | 3.3 V                       | 2 10                  | 2 10                            | pF   |
| C <sub>o</sub>         | V <sub>O</sub> = V <sub>CC</sub> or GND                              | 3.3 V                       | 2.5                   | 2.5                             | pF   |

### 4.5 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7)

| PARAMETER       | FROM         | то       | FREQUENCY    | V               | •            | T <sub>A</sub> = 25 | °C    | $T_A = -65$ | °C to 1 | 25°C | LINUT       |     |     |          |     |
|-----------------|--------------|----------|--------------|-----------------|--------------|---------------------|-------|-------------|---------|------|-------------|-----|-----|----------|-----|
| PARAMETER       | (INPUT)      | (OUTPUT) | (TYP)        | V <sub>CC</sub> | CL           | MIN TYP             | MAX   | MIN         | TYP     | MAX  | UNII        |     |     |          |     |
|                 |              |          |              | 5.0V            | 15pF         | 4                   | 5     |             | 4       | 5    | ns ns ns ns |     |     |          |     |
|                 |              |          | DC to 50 MHz | 5.00            | 30pF         | 5.5                 | 7.0   |             | 5.5     | 7.0  |             |     |     |          |     |
|                 |              |          | DC to 50 MHz | 3.3V            | 15pF         | 4.8                 | 5     |             | 5       | 5.5  |             |     |     |          |     |
|                 | Anytha       |          |              |                 |              |                     |       | 3.5 v       | 30pF    | 5    | 5.5         |     | 5.5 | 6.5      | 113 |
| t <sub>pd</sub> | Any In       | Y        | DC to 25 MHz | 2.5V            | 15pF         | 6                   | 6.5   |             | 7       | 7.5  |             |     |     |          |     |
|                 | DC to 25 MHz |          | DC to 25 MHz |                 | DC to 25 WHZ | DC to 25 MITZ       | 2.5 V | 30pF        | 6.5     | 7.5  |             | 7.5 | 8.5 | ns ns ns |     |
|                 |              |          | DC to 15 MHz | 1 0\/           | 15pF         | 10.5                | 11    |             | 11      | 12   | 20          |     |     |          |     |
|                 |              |          | DC to 15 MHz | 1.8V            | 30pF         | 12                  | 13    |             | 12      | 14   | ns          |     |     |          |     |

### 4.6 OPERATING CHARACTERISTICS

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                      | TEST CONDITIONS       | V <sub>CC</sub> | TYP | UNIT |
|-----------------|--------------------------------|-----------------------|-----------------|-----|------|
|                 |                                |                       | 1.8 V ± 0.15 V  | 10  |      |
| 0               | Davies discipation consistence | ( ( ) ( ) ( ) ( ) ( ) | 2.5 V ± 0.2 V   | 10  | F    |
| C <sub>pd</sub> | Power dissipation capacitance  | f = 1 MHz and 10 MHz  | 3.3 V ± 0.3 V   | 10  | pF   |
|                 |                                |                       | 5.5 V ± 0.5 V   | 10  |      |

Product Folder Links: SN74LV1T00

### **5 Parameter Measurement Information**



|                 | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |
|-----------------|------------------------------------|------------------------------------|
| C <sub>L</sub>  | 5, 10, 15, 30 pF                   | 5, 10, 15, 30 pF                   |
| V <sub>MI</sub> | V <sub>I</sub> /2                  | V <sub>I</sub> /2                  |
| V <sub>MO</sub> | V <sub>CC</sub> /2                 | V <sub>CC</sub> /2                 |



VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS

NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \ \Omega$ , slew rate  $\geq$  1 V/ns.
- C. The outputs are measured one at a time, with one transition per measurement.
- D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 6. Load Circuit and Voltage Waveforms

### 5.1 More Product Selection

| DEVICE      | PACKAGE  | DESCRIPTION                                    |
|-------------|----------|------------------------------------------------|
| SN74LV1T00  | DCK, DBV | 2-Input Positive-NAND Gate                     |
| SN74LV1T02  | DCK, DBV | 2-Input Positive-NOR Gate                      |
| SN74LV1T04  | DCK, DBV | Inverter Gate                                  |
| SN74LV1T08  | DCK, DBV | 2-Input Positive-AND Gate                      |
| SN74LV1T17  | DCK, DBV | Single Buffer Gate with 3-state Output         |
| SN74LV1T14  | DCK, DBV | Single Schmitt-Trigger Inverter Gate           |
| SN74LV1T32  | DCK, DBV | 2-Input Positive-OR Gate                       |
| SN74LV1T50  | DCK, DBV | Single Buffer Gate with 3-state Output         |
| SN74LV1T86  | DCK, DBV | Single 2-Input Exclusive-Or Gate               |
| SN74LV1T125 | DCK, DBV | Single Buffer Gate with 3-state Output         |
| SN74LV1T126 | DCK, DBV | Single Buffer Gate with 3-state Output         |
| SN74LV4T125 | RGY, PW  | Quadruple Bus Buffer Gate With 3-State Outputs |

Submit Documentation Feedback

Copyright © 2013–2014, Texas Instruments Incorporated



## 6 Device and Documentation Support

### 6.1 Trademarks

All trademarks are the property of their respective owners.

### 6.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 6.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

### 7 Mechanical, Packaging, and Orderable Information

The following packaging information and addendum reflect the most current data available for the designated devices. This data is subject to change without notice and revision of this document.

Product Folder Links: SN74LV1T00



### PACKAGE OPTION ADDENDUM

21-Feb-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN74LV1T00DBVR   | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (NEA3 ~ NEAS)  | Samples |
| SN74LV1T00DCKR   | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (WA3 ~ WAS)    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

21-Feb-2014

| n no event shall TI's liabili | ty arising out of such information | n exceed the total purchase | price of the TI part( | <li>s) at issue in this document sold b</li> | y TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|-----------------------------|-----------------------|----------------------------------------------|--------------------------------------|
|                               |                                    |                             |                       |                                              |                                      |

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV1T00DBVR              | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DBVR              | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKR              | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKR              | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV1T00DBVR | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LV1T00DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DCKR | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN74LV1T00DBVR   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (NEA3, NEAJ, NEAS)   | Samples |
| SN74LV1T00DBVRG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | NEA3                 | Samples |
| SN74LV1T00DCKR   | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (WA3, WAJ, WAS)      | Samples |
| SN74LV1T00DCKRG4 | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | WA3                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Nov-2018

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV1T00DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74LV1T00DBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DBVRG4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKR   | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.47       | 2.3        | 1.25       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKR   | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKR   | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LV1T00DCKRG4 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |

www.ti.com 3-Nov-2018



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV1T00DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DBVR   | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LV1T00DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DCKR   | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LV1T00DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DCKR   | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LV1T00DCKRG4 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated